aboutsummaryrefslogtreecommitdiff
path: root/src/ARMeilleure/Decoders/OpCode32SimdCvtTB.cs
blob: a95b32ab07e73252c406abe782bfb2641203c70b (plain) (blame)
1
2
3
4
5
6
7
8
9
10
11
12
13
14
15
16
17
18
19
20
21
22
23
24
25
26
27
28
29
30
31
32
33
34
35
36
37
38
39
40
41
42
43
44
namespace ARMeilleure.Decoders
{
    class OpCode32SimdCvtTB : OpCode32, IOpCode32Simd
    {
        public int Vd { get; }
        public int Vm { get; }
        public bool Op { get; } // Convert to Half / Convert from Half
        public bool T { get; } // Top / Bottom
        public int Size { get; } // Double / Single

        public new static OpCode Create(InstDescriptor inst, ulong address, int opCode) => new OpCode32SimdCvtTB(inst, address, opCode, false);
        public static OpCode CreateT32(InstDescriptor inst, ulong address, int opCode) => new OpCode32SimdCvtTB(inst, address, opCode, true);

        public OpCode32SimdCvtTB(InstDescriptor inst, ulong address, int opCode, bool isThumb) : base(inst, address, opCode)
        {
            IsThumb = isThumb;

            Op   = ((opCode >> 16) & 0x1) != 0;
            T    = ((opCode >> 7) & 0x1) != 0;
            Size = ((opCode >> 8) & 0x1);

            RegisterSize = Size == 1 ? RegisterSize.Int64 : RegisterSize.Int32;

            if (Size == 1)
            {
                if (Op)
                {
                    Vm = ((opCode >> 1) & 0x10) | ((opCode >> 0) & 0xf);
                    Vd = ((opCode >> 22) & 0x1) | ((opCode >> 11) & 0x1e);
                }
                else
                {
                    Vm = ((opCode >> 5) & 0x1) | ((opCode << 1) & 0x1e);
                    Vd = ((opCode >> 18) & 0x10) | ((opCode >> 12) & 0xf);
                }
            }
            else
            {
                Vm = ((opCode >> 5) & 0x1) | ((opCode << 1) & 0x1e);
                Vd = ((opCode >> 22) & 0x1) | ((opCode >> 11) & 0x1e);
            }
        }
    }
}