aboutsummaryrefslogtreecommitdiff
path: root/ARMeilleure/Decoders
AgeCommit message (Expand)Author
2022-10-19A32: Implement VCVTT, VCVTB (#3710)1.1.315merry
2022-09-14A32/T32/A64: Implement Hint instructions (CSDB, SEV, SEVL, WFE, WFI, YIELD) (...1.1.272merry
2022-09-13Implement PLD and SUB (imm16) on T32, plus UADD8, SADD8, USUB8 and SSUB8 on b...1.1.269gdkchan
2022-09-13T32: Implement Asimd instructions (#3692)1.1.268merry
2022-09-13Fix increment on Arm32 NEON VLDn/VSTn instructions with regs > 1 (#3695)1.1.266gdkchan
2022-09-11Implement VRINT (vector) Arm32 NEON instructions (#3691)1.1.263gdkchan
2022-09-10T32: Add Vfp instructions (#3690)1.1.262merry
2022-09-10Implement Thumb (32-bit) memory (ordered), multiply, extension and bitfield i...1.1.261gdkchan
2022-09-09Add ADD (zx imm12), NOP, MOV (rs), LDA, TBB, TBH, MOV (zx imm16) and CLZ thum...1.1.256gdkchan
2022-09-09Implement VRSRA, VRSHRN, VQSHRUN, VQMOVN, VQMOVUN, VQADD, VQSUB, VRHADD, VPAD...1.1.255gdkchan
2022-08-25Implement some 32-bit Thumb instructions (#3614)1.1.229gdkchan
2022-08-18Removed unused usings. (#3593)1.1.223Nicholas Rodine
2022-08-05Implement Arm32 Sha256 and MRS Rd, CPSR instructions (#3544)1.1.208gdkchan
2022-04-21T32: Implement load/store single (immediate) (#3186)1.1.106merry
2022-03-06T32: Implement Data Processing (Modified Immediate) instructions (#3178)1.1.63merry
2022-03-05Decoders: Fix instruction lengths for 16-bit B instructions (#3177)1.1.59merry
2022-03-04Decoder: Exit on trapping instructions, and resume execution at trapping inst...1.1.58merry
2022-03-04T32: Implement B, B.cond, BL, BLX (#3155)1.1.57merry
2022-02-22T32: Implement ALU (shifted register) instructions (#3135)1.1.53merry
2022-02-22ARMeilleure: Implement single stepping (#3133)1.1.50merry
2022-02-18Decoders: Add IOpCode32HasSetFlags (#3136)1.1.39merry
2022-02-17ARMeilleure: Thumb support (All T16 instructions) (#3105)1.1.36merry
2022-02-08ARMeilleure: A32: Implement SHSUB8 and UHSUB8 (#3089)1.1.21merry
2022-02-06ARMeilleure: A32: Implement SHADD8 (#3086)1.1.18merry
2022-02-06ARMeilleure: OpCodeTable: Add CMN (RsReg) (#3087)1.1.17merry
2022-01-19Implement FCVTNS (Scalar GP) (#2953)sharmander
2022-01-04CPU - Implement FCVTMS (Vector) (#2937)sharmander
2021-12-19Implement CSDB instruction (#2927)gdkchan
2021-12-08Implement UHADD8 instruction (#2908)Piyachet Kanda
2021-08-27Implement MSR instruction for A32 (#2585)Mary
2021-06-23Implement VORN (register) Arm32 instruction (#2396)gdkchan
2021-04-18Add inlined on translation call counting (#2190)FICTURE7
2021-03-25Add Sqdmulh_Ve & Sqrdmulh_Ve Inst.s with Tests. (#2139)LDj3SNuD
2021-02-22Implement VCNT instruction (#1963)mageven
2021-01-26Implement PRFM (register variant) as NOP (#1956)mageven
2021-01-20CPU (A64): Add Fmaxnmp & Fminnmp Scalar Inst.s, Fast & Slow Paths; with Tests...LDj3SNuD
2021-01-04CPU (A64): Add Pmull_V Inst. with Clmul fast path for the "1/2D -> 1Q" varian...LDj3SNuD
2020-12-17Fix Vnmls_S fast path (F64: losing input d value). Fix Vnmla_S & Vnmls_S slow...LDj3SNuD
2020-12-17PPTC Follow-up. (#1712)LDj3SNuD
2020-12-16CPU: Implement VRINTX.F32 | VRINTX.F64 (#1776)sharmander
2020-12-15CPU: Implement VFMA (Vector) (#1762)sharmander
2020-12-07CPU: Implement VFNMA.F32 | F.64 (#1783)sharmander
2020-12-03CPU: Implement VFNMS.F32/64 (#1758)sharmander
2020-10-21Get rid of Reflection.Emit dependency on CPU and Shader projects (#1626)gdkchan
2020-10-13Add Umaal & Vabd_I, Vabdl_I, Vaddl_I, Vhadd, Vqshrn, Vshll inst.s (slow paths...LDj3SNuD
2020-09-01SIMD&FP load/store with scale > 4 should be undefined (#1522)gdkchan
2020-08-31CPU (A64): Add Scvtf_S_Fixed & Ucvtf_S_Fixed with Tests. (#1492)LDj3SNuD
2020-08-13Fix Vcvt_FI & Vcvt_RM; Add Vfma_S & Vfms_S. Add Tests. (#1471)LDj3SNuD
2020-07-19Implements some 32-bit instructions (VBIC, VTST, VSRA) (#1192)Valentin PONS
2020-07-17CPU: A32: Fix Vabs_V & Vneg_V (S8, S16, S32 & F32); add Tests. (#1394)LDj3SNuD