aboutsummaryrefslogtreecommitdiff
path: root/Ryujinx/Cpu/Decoder/AOpCodeSimdImm.cs
diff options
context:
space:
mode:
authorgdkchan <gab.dark.100@gmail.com>2018-02-10 14:20:46 -0300
committergdkchan <gab.dark.100@gmail.com>2018-02-10 14:20:46 -0300
commit55743c0cba7d1f3daafcedff4f9f623fdcf24b83 (patch)
tree6f2257fff3925a8887de90aebeb003be68241d8b /Ryujinx/Cpu/Decoder/AOpCodeSimdImm.cs
parent9f612682e0026a82f13e28b0e3b610e129ee98a5 (diff)
Only throw undefined instruction exception at execution, not at translation stage
Diffstat (limited to 'Ryujinx/Cpu/Decoder/AOpCodeSimdImm.cs')
-rw-r--r--Ryujinx/Cpu/Decoder/AOpCodeSimdImm.cs2
1 files changed, 1 insertions, 1 deletions
diff --git a/Ryujinx/Cpu/Decoder/AOpCodeSimdImm.cs b/Ryujinx/Cpu/Decoder/AOpCodeSimdImm.cs
index 3a08ce63..2959aee6 100644
--- a/Ryujinx/Cpu/Decoder/AOpCodeSimdImm.cs
+++ b/Ryujinx/Cpu/Decoder/AOpCodeSimdImm.cs
@@ -9,7 +9,7 @@ namespace ChocolArm64.Decoder
public long Imm { get; private set; }
public int Size { get; private set; }
- public AOpCodeSimdImm(AInst Inst, long Position, int OpCode) : base(Inst, Position)
+ public AOpCodeSimdImm(AInst Inst, long Position, int OpCode) : base(Inst, Position, OpCode)
{
Rd = OpCode & 0x1f;